xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
198
1
SIG16-C, 4-A, 2-A
R/W
0
16-code Signaling Bit C, 4-code/2-code Signaling Bit A
This READ/WRITE bit-field provides signaling bit C on a per chan-
nel basis when 16-code signaling substitution is enabled. Register
address 0xn3C0 represents time slot 0, and 0xn3DF represents
time slot 31.
When 16-code signaling substitution is enabled, users must write to
this bit to provide the value of signaling bit C to substitute the
received signaling bit C.
When 4-code or 2-code signaling substitution is enabled, users
must repeat the value for signaling bit A in this register bit.
0
SIG16-D, 4-B, 2-A
R/W
0
16-code Signaling Bit D, 4-code Signaling Bit B, 2-code Signal-
ing Bit A
This READ/WRITE bit-field provides signaling bit D on a per chan-
nel basis when 16-code signaling substitution is enabled. Register
address 0xn3C0 represents time slot 0, and 0xn3DF represents
time slot 31.
When 16-code signaling substitution is enabled, users must write to
this bit to provide the value of signaling bit D to substitute the
received signaling bit D.
When 4-code signaling substitution is enabled, users must repeat
the value for signaling bit B in this register bit.
When 2-code signaling substitution is enabled, users must repeat
the value for signaling bit A in this register bit.
T
ABLE
102: R
ECEIVE
S
IGNALING
A
RRAY
R
EGISTER
0
TO
31
R
EGISTER
283-314 R
ECEIVE
S
IGNALING
A
RRAY
R
EGISTER
(RSAR 0-31) H
EX
A
DDRESS
: 0Xn500
TO
0
X
n51F
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7-4
Reserved
-
-
Reserved
3
A
RO
0
These READ ONLY registers reflect the most recently received sig-
naling value (A,B,C,D) associated with timeslot 0 to 31. If signaling
debounce feature is enabled, the received signaling state must be
the same for 2 superframes before this register is updated. If the
signaling bits for two consecutive superframes are not the same, the
current value of this register will not be changed.
If the signaling debounce feature is disabled, this register is updated
as soon as the received signaling bits have changed.
N
OTE
: The content of this register only has meaning when the
framer is using Channel Associated Signaling.
2
B
RO
0
1
C
RO
0
0
D
RO
0
T
ABLE
101: R
ECEIVE
S
UBSTITUTION
S
IGNALING
R
EGISTER
(RSSR) T1 M
ODE
R
EGISTER
251-282 - T1 R
ECEIVE
S
UBSTITUTION
S
IGNALING
R
EGISTER
(RSSR 0-23) H
EX
A
DDRESS
: 0
X
n3C0
TO
0
XN
3D7
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION