XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
221
4
COFA Status
RUR/
WC
0
Change of FAS Framing Alignment (COFA) Interrupt Status
This Reset-Upon-Read bit field indicates whether or not the “Change of
FAS Framing Alignment” interrupt has occurred since the last read of this
register.
If this interrupt is enabled, then the Receive E1 Framer block will
generate an interrupt whenever the Receive E1 Framer block detects a
Change of FAS Framing Alignment Signal (e.g., the FAS bits have
appeared to move to a different location within the incoming E1 data
stream).
0 = Indicates that the “Change of FAS Framing Alignment (COFA)” inter-
rupt has not occurred since the last read of this register.
1 = Indicates that the “Change of FAS Framing Alignment (COFA)” inter-
rupt has occurred since the last read of this register.
3
IF Status
RUR/
WC
0
Change of In Frame Condition Interrupt Status
This Reset-Upon-Read bit field indicates whether or not the “Change of In-
Frame Condition” interrupt has occurred since the last read of this register.
If this interrupt is enabled, then the Receive E1 Framer block will
generate an interrupt in response to either one of the following
conditions.
1.
Whenever the Receive E1 Framer block declares the “Loss of
Framing Alignment (LOF)” Condition.
2.
Whenever the Receive E1 Framer block clears the “Loss of Framing
Alignment (LOF)” Condition.
Loss of FAS Framing Alignment is declared when the “FASC” number of
consecutive FAS Multiframe Alignment signals have been received in
error, where FASC sets the criteria for Loss of FAS Framing Alignment.
FASC can ben programmed through Framing Control Register (FCR -
address 0xn10B, bit 2-0)
Loss of FAS Framing Alignment is cleared or In-Frame condition is
declared depending on the FAS synchronization algorithm selected. (See
Register 0xn107, bit 0)
0 = Indicates that the “Change of In-Frame Condition” interrupt has not
occurred since the last read of this register.
1 = Indicates that the “Change of In-Frame Condition” interrupt has
occurred since the last read of this register.
2
FMD Status
RUR/
WC
0
Frame Mimic Detection Interrupt Status
This Reset-Upon-Read bit field indicates whether or not the “Frame Mimic
Detection” interrupt has occurred since the last read of this register.
If this interrupt is enabled, then the Receive E1 Framer block will
generate an interrupt whenever the Receive E1 Framer block detects the
presence of Frame Mimic bits (i.e., the Payload bits have appeared to
mimic the Framing pattern within the incoming E1 data stream).
0 = Indicates that the “Frame Mimic Detection” interrupt has not occurred
since the last read of this register.
1 = Indicates that the “Frame Mimic Detection” interrupt has occurred since
the last read of this register.
T
ABLE
129: F
RAMER
I
NTERRUPT
S
TATUS
R
EGISTER
E1 M
ODE
R
EGISTER
531 E1 M
ODE
F
RAMER
I
NTERRUPT
S
TATUS
R
EGISTER
(FISR) H
EX
A
DDRESS
: 0
X
nB04
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION