xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
228
1
SE_ENB
R/W
0
Synchronization Bit (CRC-4) Error Interrupt Enable
This READ/WRITE bit-field permits the user to either enable or dis-
able the “CRC-4 Error Detection” Interrupt, within the XRT86VL38
device. If the user enables this interrupt, then the Receive E1
Framer block will generate an interrupt when it detects a CRC-4
error within the incoming E1 sub-multiframe.
0 – Setting this bit to ‘0’ will disable the “CRC-4 Error Detection”
Interrupt.
1 – Setting this bit to ‘1’ will enable the “CRC-4 Error Detection”
Interrupt.
0
FE_ENB
R/W
0
Framing Bit Error Interrupt Enable
This READ/WRITE bit-field permits the user to either enable or dis-
able the “Framing Alignment Bit Error Detection” Interrupt, within the
XRT86VL38 device. If the user enables this interrupt, then the
Receive E1 Framer block will generate an interrupt when it detects
one or more Framing Alignment Bit error within the incoming E1
data stream.
0 – Setting this bit to ‘0’ will disable the “Framing Alignment Bit Error
Detection” Interrupt.
1 – Setting this bit to ‘1’ will enable the “Framing Alignment Bit Error
Detection” Interrupt.
N
OTE
: Detecting Framing Alignment Bit Error doesn't not necessar-
ily indicate that synchronization has been lost.
T
ABLE
131: F
RAMER
I
NTERRUPT
E
NABLE
R
EGISTER
E1 M
ODE
R
EGISTER
532 E1 M
ODE
F
RAMER
I
NTERRUPT
E
NABLE
R
EGISTER
(FIER) H
EX
A
DDRESS
: 0
X
nB05
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION