XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
269
D5
TERSEL1_n
Termination Impedance Select Bit 1:
This READ/WRITE bit-field along with TERSEL0 are used to
control the transmit and receive termination impedance when
the LIU block is configured in Internal Termination Mode.
In internal termination mode, (i.e., TXTSEL = “1” and RXTSEL
= “1”), internal transmit and receive termination can be
selected according to the following table:
N
OTE
: In the internal termination mode, the transmitter output
should be AC coupled to the transformer.
R/W
0
D4
TERSEL0_n
Termination Impedance Select bit 0:
Please read Register Description in D3 of this register.
R/W
0
D3
RxJASEL_n
Receive Jitter Attenuator Enable
This READ/WRITE bit field permits the user to enable or dis-
able the Jitter Attenuator in the Receive Path within the
XRT86VL38 device.
0 = Disables the Jitter Attenuator to operate in the Receive
Path within the Receive DS1/E1 LIU Block.
1 = Enables the Jitter Attenuator to operate in the Receive
Path within the Receive DS1/E1 LIU Block.
R/W
0
D2
TxJASEL_n
Transmit Jitter Attenuator Enable
This READ/WRITE bit field permits the user to enable or dis-
able the Jitter Attenuator in the Transmit Path within the
XRT86VL38 device.
0 = Disables the Jitter Attenuator to operate in the Transmit
Path within the Transmit DS1/E1 LIU Block.
1 = Enables the Jitter Attenuator to operate in the Transmit
Path within the Transmit DS1/E1 LIU Block.
R/W
0
T
ABLE
157: M
ICROPROCESSOR
R
EGISTER
#556, 572, 588, 604, 620, 636, 652 & 668 B
IT
D
ESCRIPTION
TERSEL1
TERSEL0
0
0
0
1
1
0
1
1
Internal Transmit
and Receive
Termination
100
Ω
110
Ω
75
Ω
120
Ω