xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
270
D1
JABW_n
Jitter Attenuator Bandwidth Select:
In E1 mode:
This READ/WRITE bit-field is used to select the Jitter Attenua-
tor Bandwidth as well as the FIFO size.
1 = Setting this bit to ‘1’ will select a 1.5Hz Bandwidth for the
Jitter Attenuator. The FIFO length will be automatically set to
64 bits.
0 = Setting this bit to “0” will select 10Hz Bandwidth for the Jit-
ter Attenuator. The FIFOS (bit D0 of this register) will be used
to select the FIFO size.
The table below presents the Jitter Attenuator and FIFO set-
tings corresponding to the combinations of this JABW and
FIFOS bits in both T1 and E1 mode.
In T1 Mode:
The Jitter Attenuator Bandwidth is permanently set to 3Hz, and
this READ/WRITE bit-field has no effect on the Jitter Attenua-
tor Bandwidth. The FIFOS (bit D0 of this register) will be used
to select the FIFO size. The table below presents the Jitter
Attenuator and FIFO settings corresponding to the combina-
tions of this JABW and FIFOS bits in both T1 and E1 mode.
.
R/W
0
D0
FIFOS_n
FIFO Size Select:
See table of bit D1 above for the function of
this bit.
R/W
0
T
ABLE
158: M
ICROPROCESSOR
R
EGISTER
#557, 573, 589, 605, 621, 637, 653 & 669 B
IT
D
ESCRIPTION
R
EGISTER
A
DDRESS
0
X
0F02
H
0
X
0F12
H
0
X
0F22
H
0
X
0F32
H
0
X
0F42
H
0
X
0F52
H
0
X
0F62
H
0
X
0F72
H
C
HANNEL
_n
C
HANNEL
_0
C
HANNEL
_1
C
HANNEL
_2
C
HANNEL
_3
C
HANNEL
_4
C
HANNEL
_5
C
HANNEL
_6
C
HANNEL
_7
F
UNCTION
R
EGISTER
T
YPE
R
ESET
V
ALUE
B
IT
#
N
AME
T
ABLE
157: M
ICROPROCESSOR
R
EGISTER
#556, 572, 588, 604, 620, 636, 652 & 668 B
IT
D
ESCRIPTION
0
1
0
1
0
1
0
1
FIFOS_n
bit D0
0
0
1
1
0
0
1
1
JABW
bit D1
T1
T1
T1
T1
E1
E1
E1
E1
Mode
32
64
32
64
32
64
64
64
FIFO
Size
3
3
3
3
10
10
1.5
1.5
JA B-W
Hz