xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
272
D6
TXTEST2_n
Transmit Test Pattern bit 2
:
This READ/WRITE bit-field together with TXTEST1 and
TXTEST0 (bit D5 and D4 within this register) are used to con-
figure the Transmit DS1/E1 LIU Block to generate and trans-
mit test patterns according to the following table:
TDQRSS (Transmit/Detect Quasi-Random Signal):
When TxTEST[2:0] is set to b100, the DS1/E1 LIU Block is
configured to transmit and detect a QRSS signal (Quasi-Ran-
dom Signal) for the selected channel number n.
In a T1 system, QRSS pattern is a 2
20
-1 pseudo-random bit
sequence (PRBS) with no more than 14 consecutive zeros.
In a E1 system, QRSS pattern is a 2
15
-1 pseudo-random bit
sequence (PRBS) pattern.
TAOS (Transmit All Ones):
When TxTEST[2:0] is set to b101, the Transmit DS1/E1 LIU
Block, will generate and transmit an unframed, All Ones pat-
tern via the DS1 or E1 line signal (to the remote terminal
equipment).
Whenever the user implements this configuration setting, the
Transmit DS1/E1 LIU Block will ignore the data that it is
accepting from the Transmit DS1/E1 Framer block (as well as
the upstream system-side terminal equipment) and overwrite
this data with the All Ones Pattern.
TLUC (Transmit Network Loop-Up Code):
When TxTESET[2:0] is set to b110, the Transmit DS1/E1 LIU
Block will generate and transmit the Network Loop-Up Code
of “00001” to the line for the selected channel number n.
When Network Loop-Up code is being transmitted, the
XRT86VL38 will ignore the “Automatic Loop-Code detection
and Remote Loop-Back activation” (NLCDE1 =“1”, NLCDE0
=“1” of register 0x0Fn3) in order to avoid activating Remote
Digital Loop-Back automatically when the remote terminal
responds to the Loop-Back request.
TLDC (Transmit Network Loop-Down Code):
When TxTESET[2:0] is set to b111, the Transmit DS1/E1 LIU
Block will generate and transmit the Network Loop-Down
Code of “001” to the line for the selected channel number n.
R/W
0
D5
TXTEST1_n
Transmit Test pattern bit 1:
Please See register description of bit D6 within this register
for the function of this bit.
R/W
0
T
ABLE
158: M
ICROPROCESSOR
R
EGISTER
#557, 573, 589, 605, 621, 637, 653 & 669 B
IT
D
ESCRIPTION
0
0
0
1
1
0
1
1
1
1
1
1
X
X
0
No Pattern
TDQRSS
TAOS
TLUC
Test Pattern
TLDC
TXTEST1
TXTEST0
TXTEST2