XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
283
D1
RLOSIS_n
Change of Receive LOS (Loss of Signal) Defect Condition
Interrupt Status:
This RESET-upon-READ bit-field indicates whether or not the
“Change of the Receive LOS Defect Condition” Interrupt has
occurred since the last read of this register.
0 = Indicates that the “Change of the Receive LOS Defect
Condition” Interrupt has NOT occurred since the last read of
this register.
1 - Indicates that the “Change of the Receive LOS Defect Con-
dition” Interrupt has occurred since the last read of this regis-
ter.
N
OTE
: The user can determine the current state of the
“Receive LOS Defect condition” by reading out the contents of
Bit 1 (Receive LOS Defect Condition Status) within Register
0xnFn5.
RUR/WC
0
D0
QRPDIS_n
Change in Quasi-Random Pattern Detection Interrupt Sta-
tus:
This RESET-upon-READ bit-field indicates whether or not the
“Change in QRSS Pattern Detection” Interrupt has occurred
since the last read of this register.
0 = Indicates that the “Change in QRSS Pattern Detection”
Interrupt has NOT occurred since the last read of this register.
1 = Indicates that the “Change in QRSS Pattern Detection”
Interrupt has occurred since the last read of this register.
This bit is set to a “1” every time when QRPD status bit (bit 0 of
Register 0x0Fn5) has changed since the last read of this regis-
ter.
Users can determine the current state of the “QRSS Pattern
Detection” by reading out the content of bit 0 within Register
0x0Fn5
RUR/WC
0
T
ABLE
163: M
ICROPROCESSOR
R
EGISTER
#562, 578, 594, 610, 626, 642, 658 & 674 B
IT
D
ESCRIPTION
R
EGISTER
A
DDRESS
0
X
0F07
H
0
X
0F17
H
0
X
0F27
H
0
X
0F37
H
0
X
0F47
H
0
X
0F57
H
0
X
0F67
H
0
X
0F77
H
C
HANNEL
_n
C
HANNEL
_0
C
HANNEL
_1
C
HANNEL
_2
C
HANNEL
_3
C
HANNEL
_4
C
HANNEL
_5
C
HANNEL
_6
C
HANNEL
_7
F
UNCTION
R
EGISTER
T
YPE
R
ESET
V
ALUE
Bit #
N
AME
D7
Reserved
RO
0
D6
Reserved
RO
0
T
ABLE
162: M
ICROPROCESSOR
R
EGISTER
#561, 577, 593, 609, 625, 641, 657 & 673 B
IT
D
ESCRIPTION