XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
19
TxCHN0_0/
TxSIG0
TxCHN1_0/
TxSIG1
TxCHN2_0/
TxSIG2
TxCHN3_0/
TxSIG3
TxCHN4_0/
TxSIG4
TxCHN5_0/
TxSIG5
TxCHN6_0/
TxSIG6
TxCHN7_0/
TxSIG7
D12
C18
F22
L22
AD21
AC15
AB10
AC5
B11
C16
C21
K19
W16
AB13
W11
W4
I/O
Transmit Time Slot Octet Identifier Output-Bit 0 / Transmit Serial Sig-
naling Input:
The exact function of these pins depends on whether or not the
XRT86VL38 is configured to use the transmit fractional/signaling interface.
The two different functions are described below:
If transmit fractional/signaling interface is not used - Transmit Time Slot
Octet Identifier Output-Bit 0
If the transmit fractional/signaling interface is disabled, these output sig-
nals (TxCHNn_4 through TxCHNn_0) reflect the five-bit binary value of the
number of the current time slot being accepted and processed by the
transmit payload data input Interface block. Terminal Equipment can use
the TxCHCLK to sample the five output pins of each channel in order to
identify the time slot being processed. This pin indicates the Least Signifi-
cant Bit (LSB) of the time slot channel being processed.
If transmit fractional/signaling interface is used - Transmit Serial Signaling
Bus Input
If the transmit fractional/signaling interface is enabled, these pins can be
used to input robbed-bit signaling data within an outbound DS1 frame or to
input Channel Associated Signaling (CAS) bits within an outbound E1
frame, as described below.
T1 Mode:
In T1 mode, signaling data (A,B,C,D) of each channel needs to be pro-
vided on bit 4,5,6,7 of each time slot on the TxSIG pin if 16-code signaling
is used. If 4-code signaling is selected, signaling data (A,B) of each chan-
nel must be provided on bit 4, 5 of each time slot on the TxSIG pin. If 2-
code signaling is selected, signaling data (A) of each channel must be pro-
vided on bit 4 of each time slot on the TxSIG pin.
E1 Mode:
In E1 mode, the signaling data format inserted on the TxSIGn pins will be
different depending on the TxSIGDL bits setting (from register 0xn10A). If
TxSIGDL = 001 or 011, signaling data format inserted on the TxSIGn pins
will be just like T1 mode. Signaling data (A,B,C,D) of each channel needs
to be provided on bit 4,5,6,7 of each time slot on the TxSIG pin if 16-code
signaling is used. If 4-code signaling is selected, signaling data (A,B) of
each channel must be provided on bit 4, 5 of each time slot on the TxSIG
pin. If 2-code signaling is selected, signaling data (A) of each channel
must be provided on bit 4 of each time slot on the TxSIG pin.
If TxSIGDL = 010, signaling data (A,B,C,D) of channel 1 and channel 17
must be inserted on the TxSIGn pin during time slot 16 of frame 1, signal-
ing data (A,B,C,D) of channel 2 and channel 18 must be inserted on the
TxSIGn pin during time slot 16 of frame 2...etc. The CAS multiframe Align-
ments bits (0000 bits) and the extra bits/alarm bit (xyxx) must be inserted
on the TxSIGn pin during time slot 16 of frame 0.
N
OTES
:
1.
Transmit fractional interface can be enabled by programming to
bit 4 - TxFr1544/TxFr2048 bit from register 0xn120 to ‘1’.
2.
These 8 pins are internally pulled “Low” for each channel.
TRANSMIT SERIAL DATA INPUT
S
IGNAL
N
AME
420 P
KG
B
ALL
#
484 P
KG
B
ALL
#
T
YPE
D
ESCRIPTION