XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
23
TxOHCLK0
TxOHCLK1
TxOHCLK2
TxOHCLK3
TxOHCLK4
TxOHCLK5
TxOHCLK6
TxOHCLK7
E11
A19
E24
K23
AF23
AB16
AC10
AE1
A10
A17
B22
H22
AB20
U13
AA7
V6
O
Transmit OH Serial Clock Output Signal
This output clock signal functions as a demand clock signal for the
transmit overhead data input interface block.
DS1 Mode
If the TxOH pins have been configured to be the source for the Facil-
ity Data Link bits, then the framer will provide a clock edge for each
Data Link Bit. In DS1 ESF mode, the TxOHCLK can either be a
2kHz or 4kHz output signal depending on the selection of Data Link
Bandwidth (TxDLBW[1:0] bits from register location - 0xn10A).
If TxDLBW[1:0] is set to ‘00’, TxOHCLKn will be a 4kHz clock signal
which rising edge happens on every frame.
If TxDLBW[1:0] is set to ‘01’, TxOHCLKn will be a 2kHz clock signal
which rising edge happens on every other odd frames starting from
frame 1 (i.e. Frames 1,5,9...etc).
If TxDLBW[1:0] is set to ‘10’, TxOHCLKn will be a 2kHz clock signal
which rising edge happens on every other odd frames starting from
frame 3 (i.e. Frames 3,7,11...etc).
The Data Link Equipment can provide data to TxOH on the rising
edge of TxOHCLK. The framer will latch the data on the falling edge
of this clock signal.
E1 Mode
If the TxOH pins have been configured to be the source for the Facil-
ity Data Link bits, then the framer will provide a clock edge for each
National Bit (Sa bits) that is configured to carry data link information.
Users can select which National Bits (Sa bits) will be used to carry
data link information by programming to TxSa8ENB-TxSa4ENB bits
(Bits 7-3 from Register location -0xn10A)
TRANSMIT AND RECEIVE OVERHEAD INTERFACE
S
IGNAL
N
AME
420 P
KG
B
ALL
#
484 P
KG
B
ALL
#
T
YPE
D
ESCRIPTION