xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
II
5.8.6 FLAG SEQUENCE ...................................................................................................................................................... 327
5.8.7 ADDRESS FIELD ........................................................................................................................................................ 327
5.8.8 ADDRESS FIELD EXTENSION BIT (EA) ................................................................................................................... 327
5.8.9 COMMAND OR RESPONSE BIT (C/R) ...................................................................................................................... 327
5.8.10 SERVICE ACCESS POINT IDENTIFIER (SAPI) ...................................................................................................... 328
5.8.11 TERMINAL ENDPOINT IDENTIFIER (TEI) ............................................................................................................... 328
5.8.12 CONTROL FIELD ...................................................................................................................................................... 328
5.8.13 FRAME CHECK SEQUENCE (FCS) FIELD ............................................................................................................. 328
5.8.14 TRANSPARENCY (ZERO STUFFING) ..................................................................................................................... 328
5.9 TRANSMIT SLC®96 DATA LINK CONTROLLER .......................................................................................... 329
5.10 D/E TIME SLOT TRANSMIT HDLC CONTROLLER BLOCK V5.1 OR V5.2 INTERFACE .......................... 330
5.11 AUTOMATIC PERFORMANCE REPORT (APR) .......................................................................................... 330
6.1.3 CONFIGURE THE DS1 TRANSMIT OVERHEAD INPUT INTERFACE MODULE AS SOURCE OF THE SIGNALING
6.1.4 CONFIGURE THE DS1 TRANSMIT OVERHEAD INPUT INTERFACE MODULE AS SOURCE OF THE REMOTE SIG-
6.2.3 CONFIGURE THE DS1 RECEIVE OVERHEAD OUTPUT INTERFACE MODULE AS DESTINATION OF THE SIGNALING
6.2.4 CONFIGURE THE DS1 RECEIVE OVERHEAD OUTPUT INTERFACE MODULE AS DESTINATION OF THE REMOTE
6.4.1 DESCRIPTION OF THE E1 TRANSMIT OVERHEAD INPUT INTERFACE BLOCK ................................................. 340
6.4.2 CONFIGURE THE E1 TRANSMIT OVERHEAD INPUT INTERFACE MODULE AS SOURCE OF THE NATIONAL BIT SE-
6.5.1 DESCRIPTION OF THE E1 RECEIVE OVERHEAD OUTPUT INTERFACE BLOCK ............................................... 342
6.5.2 CONFIGURE THE E1 RECEIVE OVERHEAD OUTPUT INTERFACE MODULE AS SOURCE OF THE NATIONAL BIT
7.1.1 TAOS (TRANSMIT ALL ONES) .................................................................................................................................. 345
7.1.2 ATAOS (AUTOMATIC TRANSMIT ALL ONES) ......................................................................................................... 345
7.1.3 NETWORK LOOP UP CODE ...................................................................................................................................... 345
7.1.4 NETWORK LOOP DOWN CODE ............................................................................................................................... 346
7.1.5 QRSS GENERATION .................................................................................................................................................. 346
7.2 T1 LONG HAUL LINE BUILD OUT (LBO) ...................................................................................................... 346
7.3 T1 SHORT HAUL LINE BUILD OUT (LBO) .................................................................................................... 347
7.3.1 ARBITRARY PULSE GENERATOR ........................................................................................................................... 348
7.3.2 DMO (DIGITAL MONITOR OUTPUT) ......................................................................................................................... 348
7.3.3 TRANSMIT JITTER ATTENUATOR ........................................................................................................................... 349
8.1.1 INTERNAL TERMINATION ......................................................................................................................................... 351
8.1.2 EQUALIZER CONTROL ............................................................................................................................................. 351
8.1.3 CABLE LOSS INDICATOR ......................................................................................................................................... 352
8.2.1 AIS (ALARM INDICATION SIGNAL) .......................................................................................................................... 353
8.2.2 NLCD (NETWORK LOOP CODE DETECTION) ......................................................................................................... 353
8.2.3 FLSD (FIFO LIMIT STATUS DETECTION) ................................................................................................................ 354
8.2.4 RECEIVE JITTER ATTENUATOR .............................................................................................................................. 354
8.2.5 RXMUTE (RECEIVER LOS WITH DATA MUTING) ................................................................................................... 354