xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
74
3.4.1
Register Descriptions
T
ABLE
11: C
LOCK
S
ELECT
R
EGISTER
R
EGISTER
0 - T1/E1 M
ODE
C
LOCK
S
ELECT
R
EGISTER
(CSR) H
EX
A
DDRESS
: 0
X
n100
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
BPVI
R/W
0
Bipolar Violation Insertion
This READ/WRITE bit field is used to force a single Bipolar Violation
(BPV) on the transmit output of TTIP/TRING.
A “0” to “1” transition on this bit will cause a single BPV to be inserted
on the transmit output of TTIP/TRING.
6
IST1
R/W
0
T1/E1 Mode select
This READ/WRITE bit field is used to program the chip to operate in
either T1 or E1 mode.
0 = Setting this bit to ‘0’ will configure the device to operate in E1
mode.
1 = Setting this bit to ‘1’ will configure the device to operate in T1 mode.
5
8kHz
R/W
0
8kHZ Sync Enable
This bit allows the user to configure the transmit sections of all eight
framer blocks to synchronize their frame alignment with the 8kHz signal
derived from the MCLKIN input pin.
0 = Setting this bit-field to a “0” disables this feature for all eight chan-
nels
1 = Setting this bit-field to a “1” enables this feature for all eight chan-
nels.
N
OTE
: This bit-field is ignored if TxSERCLK or the recovered line clock
is used as the timing reference for the transmit section.
4
CLDET
R/W
1
Clock Loss Detect Enable/Disable Select
This READ/WRITE bit field enables a protection feature for the Framer
whenever the recovered line clock is used as the timing source for the
transmit section. If the LIU loses clock recovery, the Clock Distribution
Block will detect this occurrence and automatically begin to use the
LIUCLK derived from MCLKIN as the Transmit source, until the LIU is
able to regain clock recovery.
0 = Setting this bit to ‘0’ will disable the clock loss protection feature.
1 = Setting this bit to ‘1’ will enable the clock loss protection feature.
3:2
Reserved
R/W
0
Reserved