xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
200
.
T
ABLE
105: PMON T1/E1 R
ECEIVE
L
INE
C
ODE
(
BIPOLAR
) V
IOLATION
C
OUNTER
R
EGISTER
507 PMON R
ECEIVE
L
INE
C
ODE
(
BIPOLAR
) V
IOLATION
C
OUNTER
MSB (RLCVCU) H
EX
A
DDRESS
: 0
X
n900
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
RLCVC[15]
RUR
0
Performance Monitor “Receive Line Code Violation” - Upper
Byte:
These RESET-upon-READ bits, along with that within the PMON
Receive Line Code Violation Counter Register LSB combine to
reflect the cumulative number of instances that Line Code Violation
has been detected by the Receive DS1/E1 Framer block since the
last read of this register.
This register contains the Most Significant byte of this 16-bit of the
Line Code Violation counter.
6
RLCVC[14]
RUR
0
5
RLCVC[13]
RUR
0
4
RLCVC[12]
RUR
0
3
RLCVC[11]
RUR
0
2
RLCVC[10]
RUR
0
1
RLCVC[9]
RUR
0
0
RLCVC[8]
RUR
0
T
ABLE
106: PMON T1/E1 R
ECEIVE
L
INE
C
ODE
(
BIPOLAR
) V
IOLATION
C
OUNTER
R
EGISTER
508 PMON R
ECEIVE
L
INE
C
ODE
(
BIPOLAR
) V
IOLATION
C
OUNTER
LSB (RLCVCL) H
EX
A
DDRESS
: 0
X
n901
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
RLCVC[7]
RUR
0
Performance Monitor “Receive Line Code Violation” - Lower
Byte:
These RESET-upon-READ bits, along with that within the PMON
Receive Line Code Violation Counter Register MSB combine to
reflect the cumulative number of instances that Line Code Violation
has been detected by the Receive DS1/E1 Framer block since the
last read of this register.
This register contains the Least Significant byte of this 16-bit of the
Line Code Violation counter.
6
RLCVC[6]
RUR
0
5
RLCVC[5]
RUR
0
4
RLCVC[4]
RUR
0
3
RLCVC[3]
RUR
0
2
RLCVC[2]
RUR
0
1
RLCVC[1]
RUR
0
0
RLCVC[0]
RUR
0
T
ABLE
107: PMON T1/E1 R
ECEIVE
F
RAMING
A
LIGNMENT
B
IT
E
RROR
C
OUNTER
R
EGISTER
509 PMON R
ECEIVE
F
RAMING
A
LIGNMENT
E
RROR
C
OUNTER
MSB (RFAECU) H
EX
A
DDRESS
: 0
X
n902
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
RFAEC[15]
RUR
0
Performance Monitor “Receive Framing Alignment Error
Counter” - Upper Byte:
These RESET-upon-READ bits, along with that within the “PMON
Receive Framing Alignment Error Counter Register LSB” combine
to reflect the cumulative number of instances that the Receive
Framing Alignment errors has been detected by the Receive DS1/
E1 Framer block since the last read of this register.
This register contains the Most Significant byte of this 16-bit of the
Receive Framing Alignment Error counter.
6
RFAEC[14]
RUR
0
5
RFAEC[13]
RUR
0
4
RFAEC[12]
RUR
0
3
RFAEC[11]
RUR
0
2
RFAEC[10]
RUR
0
1
RFAEC[9]
RUR
0
0
RFAEC[8]
RUR
0