HOST INTERFACE (HI)
MOTOROLA
PORT B
5 - 13
The following paragraphs describe the purpose and operation of each bit in each register
0
0
0
HF3
(0)
HF2
(0)
HCIE
(0)
HTIE
(0)
HRIE
(0)
X:$FFE8
7
0
DSP CPU HI FLAGS
HOST FLAG 3
HOST FLAG 2
INTERRUPT ENABLES
HOST RECEIVE
HOST TRANSMIT
HOST COMMAND
HOST CONTROL REGISTER (HCR)
(READ/WRITE)
0
0
HF1
(0)
HF0
(0)
HCP
(0)
HTDE
(1)
HRDF
(0)
X:$FFE9
7
0
HOST HI FLAGS
HOST FLAG 1
HOST FLAG 0
HOST RECEIVE DATA FULL
HOST TRANSMIT DATA EMPTY
HOST COMMAND PENDING
HOST STATUS REGISTER (HSR)
(READ ONLY)
DMA
(0)
X:$FFEB
X:$FFEB
RECEIVE HIGH BYTE
RECEIVE MIDDLE BYTE
RECEIVE LOW BYTE
TRANSMIT HIGH BYTE
TRANSMIT MIDDLE BYTE
TRANSMIT LOW BYTE
HOST RECEIVE DATA REGISTER
(HRX) (READ ONLY)
HOST TRANSMIT DATA REGISTER
(HTX) (WRITE ONLY)
7
0 7
0 7
0
23
16 15
8 7
0
NOTE: The numbers in parentheses are reset values.
Figure 5-9 Host Interface Programming Model – DSP Viewpoint
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..