HOST INTERFACE (HI)
5 - 50
PORT B
MOTOROLA
INIT
HM1
HM0
HF1
HF0
0
TREQ RREQ
7
0
HOST
$0
INTERRUPT CONTROL REGISTER (ICR)
(READ/WRITE)
SETTING HF0 TERMINATES BOOTSTRAP LOADING AND STARTS
EXECUTION AT LOCATION P:$0000.
HOST ADDRESS
CONTENTS LOADED
WRITTEN
TO INTERNAL P: RAM AT:
4 (DUMMY)
5
P:$0000 HIGH BYTE
6
P:$0000 MID BYTE
7
P:$0000 LOW BYTE
•
•
•
•
•
•
4 (DUMMY)
•
5
P:$01FF HIGH BYTE
6
P:$01FF MID BYTE
7
P:$01FF LOW BYTE
SET HF0 FOR EARLY TERMINATION
• Because the DSP56002 is so fast, host handshaking is generally not required.
Figure 5-29 Bootstrap Using the HI
DSP56002
HR/W
HEN
H0-H7
F32
F32
F32
F32
LS09
ADDRESS
DECODE
1K
+5 V
HA0-HA2
LDS
AS
DTACK
A1-A3
D0-D7
R/W
A4-A23
8
3
MC68000
(12.5MHz)
MODA/IRQA
RESET
MODB/IRQB
MDB301
*
+5 V
FROM OPEN
COLLECTOR
BUFFER
FROM
RESET
FUNCTION
FROM OPEN
COLLECTOR
BUFFER
BR
HACK
MODC/NMI
WT
DR
Notes: 1. *This diode must be a Schottky diode.
2. All resistors are 15K
Ω
unless noted otherwise.
3. When in RESET, IRQA, IRQB and NMI must
be deasserted by external peripherals.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..