SERIAL COMMUNICATION INTERFACE (SCI)
MOTOROLA
PORT C
6 - 13
X:$FFF0
2
3
1
6
1
5
1
4
1
3
1
2
1
1
1
0
9
8
7
6
5432
1
0
0
SCKP
(0)
STIR
(0)
TMIE
TIE
RIE
ILIE
TE
RE
W
OMS
R
WU
W
AKE
SBK
SSFTD
WDS2
WDS1
WDS0
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
SCI CONTR
OL REGISTER (SCR)
(READ/WRITE)
SCI CLOCK POLARITY
TIMER INTERR
UPT RA
TE
TIMER INTERR
UPT ENABLE
TRANSMIT INTERR
UPT ENABLE
RECEIVE INTERR
UPT ENABLE
IDLE LINE INTERR
UPT ENABLE
TRANSMITTER ENABLE
W
ORD SELECT BITS
SCI SHIFT DIRECTION
SEND BREAK
W
AKEUP MODE SELECT
RECEIVER W
AKEUP
ENABLE
WIRED - OR MODE SELECT
RECEIVER ENABLE
X:$FFF1
23
8
7
6
5432
1
0
0
R8
FE
PE
OR
IDLE
RDRF
TDRE
TRNE
(0)
(0)
(0)
(0)
(0)
(0)
(1)
(1)
SCI ST
ATUS REGISTER (SSR)
(READ ONL
Y)
RECEIVED BIT 8
FRAMING ERR
OR FLA
G
P
ARITY ERR
OR FLA
G
O
VERR
UN ERR
OR FLA
G
TRANSMITTER EMPTY
TRANSMITTER D
A
T
A REGISTER EMPTY
RECEIVE D
A
T
A REGISTER FULL
IDLE LINE FLA
G
X:$FFF2
2
3
1
6
1
5
1
4
1
3
1
2
1
1
1
0
9
8
7
6
5432
1
0
0
TCM
RCM
SCP
COD
CD11
CD10
CD9
CD8
CD7
CD6
CD5
CD4
CD3
CD2
CD1
CD0
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
SCI CLOCK CONTR
OL
REGISTER (SCCR)
(READ/WRITE)
CLOCK DIVIDER BITS
TRANSMIT CLOCK SOURCE BIT
RECEIVE CLOCK SOURCE BIT
CLOCK PRESCALER
CLOCK OUTPUT DIVIDER
NO
TE:
The n
umber in parentheses is the condition of the bit after hardw
are reset.
Figure 6-8 SCI Programming Model – Control and Status Registers
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..