SYNCHRONOUS SERIAL INTERFACE (SSI)
MOTOROLA
PORT C
6 - 105
WL1
WL0
Bits/W
or
d
00
8
01
1
2
X:$FFEC
1
5
1
4
1
3
1
2
1
1
1
0
9
8
7
6
5
4
3210
PSR
PM5
PM4
PM3
PM2
SSI CONTR
OL REGISTER A (CRA)
(READ/WRITE)
WL1
WL0
DC4
DC3
DC2
DC1
DC0
PM7
PM6
PM1
PM0
X:$FFED
1
5
1
4
1
3
1
2
1
1
1
0
9
8
7
6
5
4
3210
RIE
SCKD
SCD2
SCD1
SCD0
SSI CONTR
OL REGISTER B (CRB)
(READ/WRITE)
TIE
(SEE NO
TE 3)
RE
TE
MOD
GCK
SYN
FSL1
FSL0
SHFD
OF1
OF0
PRESCALER
IF PSR = 1,
THEN DIVIDE BY 8
IF PSR = 0,
THEN DIVIDE BY 1
DIVIDE
BY 2
SSI BIT RA
TE CLOCK
DC4-DC0
W
o
rd
T
ransf
er
Rate
(See Note 1)
W
o
rds/Frame
(See Note 2)
0 0 0 0 0
Contin
uous P
er
iodic
(See Note 3)
On-Demand
Data Dr
iv
en
0 0 0 0 1
2
2
0 0 0 1 0
3
3
0 0 0 1 1
4
4
•
•
•
•
•
•
•
•
•
DIVIDE
BY 2
f
osc
DIVIDE BY 1
T
O 256
(SEE NO
TES 1 AND 2)
NO
TES:
1.
NORMAL — MOD = 0
2.
NETW
ORK — MOD = 1
3.
FSL1 = 1, FSL0 = 0
Figure 6-50 SSI CRA Initialization Procedure
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..