SYNCHRONOUS SERIAL INTERFACE (SSI)
MOTOROLA
PORT C
6 - 117
76
5
43
2
1
0
7
6
5
4
3
210
CONTINUOUS CLOCK
NO
TES:
1.
F
or FSL1 = 0 the fr
ame sync is latched and enab
les the STD output b
uff
er
, b
ut data ma
y not be v
alid until the r
ising edge of the bit cloc
k.
2.
WL bit fr
ame sync (FSL0 = 0, FSL1 = 0) is not defined f
or DC = 0 in contin
uous cloc
k mode
.
3.
Data and flags tr
ansition after e
xter
nal fr
ame sync b
ut not bef
ore the r
ising edge of the cloc
k.
0
D
A
T
A OUT (FOR DC = 0, OR
NETW
ORK MODES)
D
A
T
A OUT (FOR DC > 0)
D
A
T
A IN LA
TCHED
INPUT FLA
GS LA
TCHED
(DC = 0)
(DC = 0)
D
A
T
A NO
T DEFINED
FRAME SYNC OUT
:
FSL0 = 0, FSL1 = 1
FSL0 = 0, FSL1 = 0
OUTPUT FLA
GS
FRAME SYNC IN:
FSL0 = 0, FSL1 = 1
FSL0 = 0, FSL1 = 0
D
A
T
A OUT FOR:
FSL1 = 0, FSL0 = 0
OUTPUT FLA
GS
Figure 6-59 Continuous Clock Timing Diagram (8-Bit Example)
7
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..