B - 18
MOTOROLA
Application:
Date:
Programmer:
Sheet 3 of 5
HOST
*
= Reserved, Program as zero
Interrupt Control Register (ICR)
$0 Read/Write
Reset = $00
4
3
2
1
0
HF1
HF0
TREQ RREQ
Transmit Request Enable
DMA Off
0 =
∏
Interrupts Disabled
1 = Interrupts Enabled
DMA On
0 = DSP
→
Host
1 = Host
→
DSP
Host Flags
Write Only
Initialize (Write Only)
0 =
∏
No Action 1 =
∏
Initialize DMA
Host Mode Control
00 = DMA Off
01 = 24 Bit DMA
10 = 16 Bit DMA
11 = 8 Bit DMA
Receive Request Enable
DMA Off
0 =
∏
Interrupts Disabled
1 = Interrupts Enabled
DMA On
0 = Host
→
DSP
1 = DSP
→
Host
7
INIT
6
5
*
0
PROCESSOR SIDE
Command Vector Register (CVR)
$1 Read/Write
Reset = $12
4
3
2
1
0
HV4
HV3
HV2
HV1
HV0
Host Command
0 =
∏
Idle
1 =
∏
Interrupt DSP
Host Vector
Executive Interrupt Routine 0-63
7
HC
6
5
*
HV5
0
HM1 HM0
Figure B-19 Command Vector Register (CVR)
Figure B-18 Interrupt Control Register (ICR)
*
= Reserved, Program as zero
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..