HOST INTERFACE (HI)
5 - 16
PORT B
MOTOROLA
5.3.2.2.3
HSR Host Command Pending (HCP) Bit 2
The HCP bit indicates that the host has set the HC bit and that a host command interrupt
is pending. The HCP bit reflects the status of the HC bit in the command vector register
(CVR). HC and HCP are cleared by the DSP exception hardware when the exception is
taken. The host can clear HC, which also clears HCP. Hardware, software, individual,
and STOP resets clear HCP.
5.3.2.2.4
HSR Host Flag 0 (HF0) Bit 3
The HF0 bit in the HSR indicates the state of host flag 0 in the ICR on the host processor
side. HF0 can only be changed by the host processor (see Figure 5-10). Hardware, soft-
ware, individual, and STOP resets clear HF0.
5.3.2.2.5
HSR Host Flag 1 (HF1) Bit 4
The HF1 bit in the HSR indicates the state of host flag 1 in the ICR on the host processor
side. HF1 can only be changed by the host processor (see Figure 5-10). Hardware, soft-
ware, individual, and STOP resets clear HF1.
INIT
HM1
HM0
HF1
HF0
0
TREQ
RREQ
HOST TO DSP56002 STATUS FLAGS
7
0
$0
HOST
INTERRUPT CONTROL REGISTER (ICR)
(READ/WRITE)
DMA
0
0
HF1
HF0
HCP
HTDE
HRDF
7
0
X:$FFE9
HOST STATUS REGISTER (HSR)
(READ ONLY)
DSP56002
HREQ
DMA
0
HF3
HF2
TRDY
TXDE
RXDF
DSP56002 TO HOST STATUS FLAGS
7
0
$2
HOST
INTERRUPT STATUS REGISTER (ISR)
(READ ONLY)
0
0
0
HF3
HF2
HCIE
HTIE
HRIE
7
0
X:$FFE8
HOST CONTROL REGISTER (HCR)
(READ/WRITE)
DSP56002
Figure 5-10 Host Flag Operation
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..