SYNCHRONOUS SERIAL INTERFACE (SSI)
6 - 118
PORT C
MOTOROLA
76
5
4
3
2
1
0
76
5
4
3
2
1
0
GA
TED CLOCK
OUTPUT (DC>0)
GA
TED CLOCK
(DC = 0)
D
A
T
A OUT
(DC > 0)
D
A
T
A IN LA
TCHED
INPUT FLA
GS LA
TCHED
(DC = 0)
FRAME SYNC OUT
:
FSL0 = 0, FSL1 = 1
OUTPUT FLA
GS (DC > 0)
D
A
T
A OUT
(DC = 0)
FRAME SYNC OUT
:
FSL0 = 0, FSL1 = 0
OUTPUT FLA
GS (DC = 0)
7
6
0
Figure 6-60 Internally Generated Clock Timing (8-Bit Example)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..