GENERAL PURPOSE I/O CONFIGURATION
MOTOROLA
PORT B
5 - 7
X:$FFFF
X:$FFFE
X:$FFFD
X:$FFFC
X:$FFFB
X:$FFFA
X:$FFF9
X:$FFF8
X:$FFF7
X:$FFF6
X:$FFF5
X:$FFF4
X:$FFF3
X:$FFF2
X:$FFF1
X:$FFF0
X:$FFEF
X:$FFEE
X:$FFED
X:$FFEC
X:$FFEB
X:$FFEA
X:$FFE9
X:$FFE8
X:$FFE7
X:$FFE6
X:$FFE5
X:$FFE4
X:$FFE3
X:$FFE2
X:$FFE1
X:$FFE0
X:$FFDF
X:$FFDE
INTERRUPT PRIORITY REGISTER (IPR)
PORT A — BUS CONTROL REGISTER (BCR)
PLL CONTROL REGISTER
OnCE GDB REGISTER
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
SCI HI - REC/XMIT DATA REGISTER (SRX/STX)
SCI MID - REC/XMIT DATA REGISTER (SRX/STX)
SCI LOW - REC/XMIT DATA REGISTER (SRX/STX)
SCI TRANSMIT DATA ADDRESS REGISTER (STXA)
SCI CONTROL REGISTER (SCCR)
SCI INTERFACE STATUS REGISTER (SSR)
SCI INTERFACE CONTROL REGISTER (SCR)
SSI RECIEVE/TRANSMIT DATA REGISTER (RX/TX)
SSI STATUS/TIME SLOT REGISTER (SSISR/TSR)
SSI CONTROL REGISTER B (CRB)
SSI CONTROL REGISTER A (CRA)
HOST RECEIVE/TRANSMIT REGISTER (HRX/HTX)
RESERVED
HOST STATUS REGISTER (HSR)
HOST CONTROL REGISTER (HCR)
RESERVED
RESERVED
PORT C — DATA REGISTER (PCD)
PORT B — DATA REGISTER (PBD)
PORT C — DATA DIRECTION REGISTER (PCDDR)
PORT B — DATA DIRECTION REGISTER (PBDDR)
PORT C — CONTROL REGISTER (PCC)
PORT B — CONTROL REGISTER (PBC)
TIMER COUNT REGISTER (TCR)
TIMER CONTROL/STATUS REGISTER (TCSR)
X:$FFC0
RESERVED
= Read as random number; write as don’t care.
23
16 15
8
7
0
Figure 5-5 On-Chip Peripheral Memory Map
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..