Table 19. Pin availability by package pin-count (continued)
Pin Number
Lowest Priority <-- --> Highest
64-QFP/
LQFP
44-LQFP
32-LQFP
Port Pin
Alt 1
Alt 2
Alt 3
Alt 4
57
—
—
PTG1
—
—
—
—
58
—
—
PTG0
—
—
—
—
59
39
—
PTE1
—
SPI0_MOSI
—
—
60
40
—
PTE0
—
SPI0_SCK
FTM1_CLK
—
61
41
29
PTC5
—
FTM1_CH1
—
RTCO
62
42
30
PTC4
RTCO
FTM1_CH0
ACMP0_IN2
SWD_CLK
63
43
31
PTA5
IRQ
FTM0_CLK
—
RESET
64
44
32
PTA4
—
ACMP0_OUT
—
SWD_DIO
1. This is a high-current drive pin when operated as output.
2. VREFH and VDDA are internally connected.
3. VSSA and VSS are internally connected.
4. This is a true open-drain pin when operated as output.
Note
When an alternative function is first enabled, it is possible to
get a spurious edge to the module. User software must clear any
associated flags before interrupts are enabled.
illustrates the priority if multiple modules are enabled. The
highest priority module will have control over the pin. Selecting
a higher priority pin function with a lower priority function
already enabled can cause spurious edges to the lower priority
module. Disable all modules that share a pin before enabling
another module.
8.2 Device pin assignment
Pinout
KE02 Sub-Family Data Sheet, Rev4, 10/2014.
Freescale Semiconductor, Inc.
33