SIM_FCFG1 field descriptions (continued)
Field
Description
23–2
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
1
FLASHDOZE
Flash Doze
When set, flash memory is disabled for the duration of Doze mode. This field must be clear during VLP
modes. The flash will be automatically enabled again at the end of Doze mode so interrupt vectors do not
need to be relocated out of flash memory. The wake-up time from Doze mode is extended when this field
is set.
0
Flash remains enabled during Doze mode.
1
Flash is disabled for the duration of Doze mode.
0
FLASHDIS
Flash Disable
Flash accesses are disabled (and generate a bus error) and the flash memory is placed in a low-power
state. This field should not be changed during VLP modes. Relocate the interrupt vectors out of Flash
memory before disabling the Flash.
0
Flash is enabled.
1
Flash is disabled.
12.2.11 Flash Configuration Register 2 (SIM_FCFG2)
Address: 4004_7000h base + 1050h offset = 4004_8050h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
1
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
* Notes:
MAXADDR0 field: Device specific value indicating amount of implemented flash.
•
SIM_FCFG2 field descriptions
Field
Description
31
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
30–24
MAXADDR0
Max address block
This field concatenated with leading zeros indicates the first invalid address of program flash.
Table continues on the next page...
Memory map and register definition
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
158
Freescale Semiconductor, Inc.