WAIT
STOP
RUN
VLLS
3, 2, 1, 0
VLPS
VLPR
VLPW
Any RESET
Figure 13-5. Power mode state diagram
The following table defines triggers for the various state transitions shown in the previous
figure.
Table 13-7. Power mode transition triggers
Transition #
From
To
Trigger conditions
1
RUN
WAIT
Sleep-now or sleep-on-exit modes entered with SLEEPDEEP
clear, controlled in System Control Register in ARM core.
WAIT
RUN
Interrupt or Reset
2
RUN
STOP
PMCTRL[RUNM]=00, PMCTRL[STOPM]=000
Table continues on the next page...
Chapter 13 System Mode Controller (SMC)
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
171