MCGOUTCLK
MCGIRCLK
MCGFFCLK
DCOOUT
Multipurpose Clock Generator (MCG)
Clock
Monitor
IRCLKEN
CME0
/ 2
5
FLL
DMX32
MCGFLLCLK
Crystal Oscillator
FRDIV
n=0-7
/ 2
n
Internal
Reference
Slow Clock
Fast Clock
Clock
Generator
Sync
Auto Trim Machine
ATMS
SCTRIM
SCFTRIM
FCTRIM
IREFSTEN
OSCINIT0
EREFS0
HGO0
RANGE0
External
DRS
Clock
Valid
Peripheral BUSCLK
IRCSCLK
IRCS
CLKS
CLKS
DCO
LP
Filter
IREFS
STOP
CLKS
IREFS
MCG Crystal Oscillator
Enable Detect
External Reference Clock
n=0-7
/ 2
n
FLTPRSRV
LOCRE0
LOCS0
Figure 21-1. Multipurpose Clock Generator (MCG) block diagram
NOTE
Refer to the chip configuration chapter to identify the oscillator
used in this MCU.
Chapter 21 Multipurpose Clock Generator (MCG)
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
265