If the bus clock source is selected, the COP counter does not increment while the
microcontroller is in Debug mode or while the system is in Stop (including VLPS) mode.
The COP counter resumes when the microcontroller exits Debug or Stop mode.
If the 1 kHz clock source is selected, the COP counter is re-initialized to zero upon entry
to either debug mode or stop (including VLPS) mode. The counter begins from zero upon
exit from debug mode or stop mode.
Regardless of the clock selected, the COP is disabled when the chip enters a VLLSx
mode. Upon a reset that wakes the chip from the VLLSx mode, the COP is reinitialized
and enabled as for any reset.
3.4.7.3 Clock gating
This family of devices includes clock gating control for each peripheral, that is, the clock
to each peripheral can explicitly be gated on or off, using clock-gate control bits in the
SIM module.
3.5 Clock modules
3.5.1 MCG configuration
This section summarizes how the module has been configured in the chip. For a
comprehensive description of the module itself, see the module’s dedicated chapter.
Register
access
Peripheral
bridge
Multipurpose Clock
Generator (MCG)
System
oscillator
System integration
module (SIM)
Figure 3-11. MCG configuration
Table 3-19. Reference links to related information
Topic
Related module
Reference
Full description
MCG
Table continues on the next page...
Clock modules
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
54
Freescale Semiconductor, Inc.