• In Time Counter mode with prescaler enabled, the delay is 1/2 Prescaler output
period.
• In Time Counter mode with prescaler bypassed, the delay is 1/2 Prescaler clock
period.
The delay between the first signal from LPTMR and the second signal from LPTMR
must be greater than the analog comparator initialization delay as defined in the device
datasheet.
3.8 Timers
3.8.1 Timer/PWM module configuration
This section summarizes how the module has been configured in the chip. For a
comprehensive description of the module itself, see the module’s dedicated chapter.
Signal multiplexing
Module signals
Register
access
TPM
Peripheral bus
controller 0
Other peripherals
Figure 3-20. TPM configuration
Table 3-30. Reference links to related information
Topic
Related module
Reference
Full description
Timer/PWM module
System memory map
—
Clocking
—
Power management
—
Signal multiplexing
Port control
Timers
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
66
Freescale Semiconductor, Inc.