32 kHz IRC
FLL
MCGOUTCLK
MCG
OUTDIV1
4 MHz IRC
OUTDIV4
Flash clock
Bus clock/
EXTAL0
XTAL0
System oscillator
SIM
FRDIV
MCGIRCLK
ERCLK32K
XTAL_CLK
OSCERCLK
OSC
logic
Clock options for some
peripherals (see note)
Clock options for
some peripherals
(see note)
MCGFLLCLK
Note: See subsequent sections for details on where these clocks are used.
PMC logic
PMC
LPO
OSCCLK
CG
CG
CG
CG — Clock gate
CG
FCRDIV
Core clock,
platform clock,
and system clock
Figure 5-1. Clocking diagram
5.4 Clock definitions
The following table describes the clocks in the previous block diagram.
Clock name
Description
Core clock
MCGOUTCLK divided by OUTDIV1
Clocks the ARM Cortex-M0+ core.
Platform clock
MCGOUTCLK divided by OUTDIV1
Clocks the crossbar switch and NVIC.
System clock
MCGOUTCLK divided by OUTDIV1
Clocks the bus masters directly .
Bus clock
System clock divided by OUTDIV4.
Table continues on the next page...
Clock definitions
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
86
Freescale Semiconductor, Inc.