Chapter 9
Debug
9.1 Introduction
This debug of this device is based on the ARM CoreSight
™
architecture and is
configured to provide the maximum flexibility as allowed by the restrictions of the pinout
and other available resources.
It provides register and memory accessibility from the external debugger interface, basic
run/halt control plus 2 breakpoints and 2 watchpoints.
Only one debug interface is supported:
• Serial Wire Debug (SWD)
9.2 Debug port pin descriptions
The debug port pins default after POR to their SWD functionality.
Table 9-1. Serial wire debug pin description
Pin name
Type
Description
SWD_CLK
Input
Serial Wire Clock
This pin is the clock for debug logic when in the Serial Wire Debug mode.
This pin is pulled down internally.
SWD_DIO
Input / Output
Serial Wire Debug Data Input/Output
The SWD_DIO pin is used by an external debug tool for communication
and device control. This pin is pulled up internally.
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
115