SIM_SOPT2 field descriptions (continued)
Field
Description
27–26
UART0SRC
UART0 Clock Source Select
Selects the clock source for the UART0 transmit and receive clock.
00
Clock disabled
01
MCGFLLCLK clock
10
OSCERCLK clock
11
MCGIRCLK clock
25–24
TPMSRC
TPM Clock Source Select
Selects the clock source for the TPM counter clock
00
Clock disabled
01
MCGFLLCLK clock
10
OSCERCLK clock
11
MCGIRCLK clock
23–18
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
17–16
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
12.2.2 System Options Register 4 (SIM_SOPT4)
Address: 4004_7000h base + 100Ch offset = 4004_800Ch
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Chapter 12 System Integration Module (SIM)
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
145