SIM_SCGC6 field descriptions (continued)
Field
Description
25
TPM1
TPM1 Clock Gate Control
Controls the clock gate to the TPM1 module.
0
Clock disabled
1
Clock enabled
24
TPM0
TPM0 Clock Gate Control
Controls the clock gate to the TPM0 module.
0
Clock disabled
1
Clock enabled
23
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
22–16
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
15
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
14–2
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
1
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
0
FTF
Flash Memory Clock Gate Control
Controls the clock gate to the flash memory. Flash reads are still supported while the flash memory is
clock gated, but entry into low power modes is blocked.
0
Clock disabled
1
Clock enabled
12.2.9 System Clock Divider Register 1 (SIM_CLKDIV1)
NOTE
The CLKDIV1 register cannot be written to when the device is
in VLPR mode.
NOTE
Reset value loaded during System Reset from
FTFA_FOPT[LPBOOT] (See
Address: 4004_7000h base + 1044h offset = 4004_8044h
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
* Notes:
Chapter 12 System Integration Module (SIM)
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
155