Table 2-3. System modules (continued)
Module
Description
Miscellaneous control module (MCM)
The MCM includes integration logic and details.
Crossbar switch lite (AXBS-Lite)
The AXBS connects bus masters and bus slaves, allowing all bus masters to
access different bus slaves simultaneously and providing arbitration among the bus
masters when they access the same slave.
The peripheral bridge converts the crossbar switch interface to an interface to
access a majority of peripherals on the device.
Computer operating properly watchdog
(WDOG)
The WDOG monitors internal system operation and forces a reset in case of
failure. It can run from an independent 1 kHz low power oscillator with a
programmable refresh window to detect deviations in program flow or system
frequency.
2.4.3 Memories and memory interfaces
The following memories and memory interfaces are available on this device.
Table 2-4. Memories and memory interfaces
Module
Description
Program flash memory — up to 32 KB of the non-volatile flash memory that can
execute program code
Manages the interface between the device and the on-chip flash memory.
Up to 4 KB internal system RAM.
2.4.4 Clocks
The following clock modules are available on this device.
Table 2-5. Clock modules
Module
Description
Multipurpose Clock Generator (MCG)
MCG module containing a frequency-locked-loop (FLL) controlled by internal or
external reference oscillator.
The system oscillator, in conjunction with an external crystal or resonator,
generates a reference clock for the MCU.
2.4.5 Security and integrity modules
The following security and integrity modules are available on this device:
Chapter 2 Introduction
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
33