Chapter 3
Chip Configuration
3.1 Introduction
This chapter provides details on the individual modules of the microcontroller. It
includes:
• Module block diagrams showing immediate connections within the device
• Specific module-to-module interactions not necessarily discussed in the individual
module chapters
• Links for more information
3.2 Module to module interconnects
3.2.1 Interconnection overview
The following table captures the module to module interconnections for this device.
Table 3-1. Module-to-module interconnects
Peripheral
Signal
—
to Peripheral
Use Case
Control
Comment
TPM1
CH0F, CH1F
to
ADC (Trigger)
ADC
Triggering (A
AND B)
SOPT7_ADCALTTRG
EN = 0
Ch0 is A, and Ch1 is
B, selecting this ADC
trigger is for
supporting A and B
triggering. In Stop and
VLPS modes, the
second trigger must
be set to >10 µs after
the first trigger
LPTMR
Hardware
trigger
to
ADC (Trigger)
ADC
Triggering (A
or B)
SOPT7_ADC0TRGSE
L (4-bit field),
ADC0PRETRGSEL to
select A or B
—
Table continues on the next page...
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
37