Table 3-9. Reference links to related information (continued)
Topic
Related module
Reference
Nested vectored
interrupt controller
(NVIC)
Wake-up requests
—
3.3.3.1 Wake-up sources
The device uses the following internal and external inputs to the AWIC module.
Table 3-10. AWIC stop wake-up sources
Wake-up source
Description
Available system resets
RESET_b pin when LPO is its clock source
Low-voltage detect
Power management controller—functional in Stop mode
Low-voltage warning
Power management controller—functional in Stop mode
Pin interrupts
Port control module—any enabled pin interrupt is capable of waking the system.
ADC
The ADC is functional when using internal clock source.
CMP0
Interrupt in normal or trigger mode
I
2
Cx
Address match wakeup
UART0
Any interrupt provided clock remains enabled.
NMI
NMI_b pin
TPMx
Any interrupt provided clock remains enabled.
LPTMR
Any interrupt provided clock remains enabled.
SPI
Slave mode interrupt
3.4 System modules
3.4.1 SIM configuration
This section summarizes how the module has been configured in the chip. For a
comprehensive description of the module itself, see the module’s dedicated chapter.
System modules
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
46
Freescale Semiconductor, Inc.