Interrupt
Write/Read
Address
SCL
SDA
Module Enable
CTRL_REG
DATA_MUX
ADDR_DECODE
DATA_REG
STATUS_REG
ADDR_REG
FREQ_REG
Input
Sync
Clock
Control
START
STOP
Arbitration
Control
In/Out
Data
Shift
Register
Address
Compare
Figure 30-1. I2C Functional block diagram
30.2 I
2
C signal descriptions
The signal properties of I
2
C are shown in the following table.
Table 30-1. I
2
C signal descriptions
Signal
Description
I/O
SCL
Bidirectional serial clock line of the I
2
C system.
I/O
SDA
Bidirectional serial data line of the I
2
C system.
I/O
Memory map and register descriptions
This section describes in detail all I2C registers accessible to the end user.
30.3
Chapter 30 Inter-Integrated Circuit (I2C)
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
473