3.4.5.2 Crossbar switch slave assignments
This device contains 3 slaves connected to the crossbar switch.
The slave assignment is as follows:
Slave module
Slave port number
Flash memory controller
0
SRAM controller
1
Peripheral bridge 0
2
3.4.6 Peripheral bridge configuration
This section summarizes how the module has been configured in the chip. For a
comprehensive description of the module itself, see the module’s dedicated chapter.
Peripherals
Transfers
AIPS-Lite
peripheral bridge
Transfers
Crossbar switch
Figure 3-9. Peripheral bridge configuration
Table 3-16. Reference links to related information
Topic
Related module
Reference
Full description
Peripheral bridge
(AIPS-Lite)
System memory map
—
Clocking
—
Crossbar switch
Crossbar switch
3.4.6.1 Number of peripheral bridges
This device contains one peripheral bridge.
3.4.6.2 Memory maps
The peripheral bridges are used to access the registers of most of the modules on this
device. See
for the memory slot assignment for each module.
Chapter 3 Chip Configuration
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
51