Table 3-19. Reference links to related information (continued)
Topic
Related module
Reference
System memory map
—
Clocking
—
Power management
—
Signal multiplexing
Port control
3.5.1.1 MCG FLL modes
The MCGFLLCLK frequency is limited to 48 MHz at maximum in this device. The
digitally-controller oscillator (DCO) is limited to the two lowest range settings, that is,
MCG_C4[DRST_DRS] must be set to either 0b00 or 0b01.
3.5.2 OSC configuration
This section summarizes how the module has been configured in the chip. For a
comprehensive description of the module itself, see the module’s dedicated chapter.
Signal multiplexing
Register
access
Peripheral
bridge
System oscillator
MCG
Module signals
Figure 3-12. OSC configuration
Table 3-20. Reference links to related information
Topic
Related module
Reference
Full description
OSC
System memory map
—
Clocking
—
Power management
—
Signal multiplexing
Port control
Full description
MCG
Chapter 3 Chip Configuration
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
55