3.5.2.1 OSC modes of operation with MCG
The most common method of controlling the OSC block is through MCG_C1[CLKS] and
the fields of MCG_C2 register to configure for crystal or external clock operation. Since
the OSC is limited to support 32 kHz VLP oscillation mode only, the range, gain mode
selections from MCG are ignored by the OSC. OSC_CR also provides control for
enabling the OSC module and configuring internal load capacitors for the EXTAL and
XTAL pins. See the
and
3.6 Memories and memory interfaces
3.6.1 Flash memory configuration
This section summarizes how the module has been configured in the chip. For a
comprehensive description of the module itself, see the module’s dedicated chapter.
Register
access
Flash memory
Transfers
Flash memory
controller
Peripheral bus
controller 0
Figure 3-13. Flash memory configuration
Table 3-21. Reference links to related information
Topic
Related module
Reference
Full description
Flash memory
System memory map
—
Clocking
—
Transfers
Flash memory
controller
Register access
Peripheral bridge
Memories and memory interfaces
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
56
Freescale Semiconductor, Inc.