• SRAM_L: 0x1FFF_F000 – 0x1FFF_FFFF
• SRAM_U: 0x2000_0000 – 0x2000_2FFF
3.6.3.3 SRAM retention in low power modes
The SRAM is retained down to VLLS3 mode. In VLLS1 and VLLS0, no SRAM is
retained.
3.7 Analog
3.7.1 12-bit SAR ADC configuration
This section summarizes how the module has been configured in the chip. For a
comprehensive description of the module itself, see the module’s dedicated chapter.
Signal multiplexing
Module signals
Register
access
12-bit SAR ADC
Peripheral bus
controller 0
Other peripherals
Figure 3-18. 12-bit SAR ADC configuration
Table 3-26. Reference links to related information
Topic
Related module
Reference
Full description
12-bit SAR ADC
System memory map
—
Clocking
—
Power management
—
Signal multiplexing
Port control
3.7.1.1 ADC instantiation information
This device contains one 12-bit successive approximation ADC with up to 10 channels.
Chapter 3 Chip Configuration
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
61