Signal multiplexing
Register
access
Peripheral
bridge
Module signals
Low-power timer
Figure 3-21. LPT configuration
Table 3-33. Reference links to related information
Topic
Related module
Reference
Full description
Low-power timer
System memory map
—
Clocking
—
Power management
—
Signal Multiplexing
Port control
3.8.2.1 LPTMR instantiation information
The low-power timer (LPTMR) allows operation during all power modes. The LPTMR
can operate as a real-time interrupt or pulse accumulator. It includes a 2
N
prescaler (real-
time interrupt mode) or glitch filter (pulse accumulator mode).
The LPTMR can be clocked from the internal reference clock, the internal 1 kHz LPO,
OSCERCLK, or an external 32.768 kHz crystal.
An interrupt is generated (and the counter may reset) when the counter equals the value
in the 16-bit compare register.
3.8.2.2 LPTMR pulse counter input options
LPTMR_CSR[TPS] configures the input source used in pulse counter mode. The
following table shows the chip-specific input assignments for this field.
LPTMR_CSR[TPS]
Pulse counter input number
Chip input
00
0
CMP0 output
01
1
LPTMR_ALT1 pin
10
2
LPTMR_ALT2 pin
Table continues on the next page...
Chapter 3 Chip Configuration
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
69