Signal multiplexing
Register
access
Peripheral
bridge
Module signals
UART
Figure 3-24. UART configuration
Table 3-36. Reference links to related information
Topic
Related module
Reference
Full description
UART0
System memory map
—
Clocking
—
Power management
—
Signal multiplexing
Port control
3.9.3.1 UART0 overview
The UART0 module supports basic UART, x4 to x32 oversampling of baud-rate.
This module supports LIN slave operation.
The module can remain functional in VLPS mode provided the clock it is using remains
enabled.
ISO7816 protocol is intended to be handled in software for this product. To support smart
card reading, TxD pin can be configured as pseudo open drain for 1-wire half-duplex like
ISO7816 communication via SIM_SOPT5[UART0ODE].
3.10 Human-machine interfaces (HMI)
Chapter 3 Chip Configuration
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
73