Table 5-2. Module clocks (continued)
Module
Bus interface clock
Internal clocks
I/O interface clocks
System modules
Port control
Bus clock
—
—
Crossbar Switch
Platform clock
—
—
Peripheral bridges
System clock
Bus clock
—
PMC, SIM, RCM
Bus clock
LPO
—
Mode controller
Bus clock
—
—
MCM
Platform clock
—
—
Watchdog timer
Bus clock
LPO
—
Clocks
MCG
Bus clock
MCGOUTCLK, MCGFLLCLK,
MCGIRCLK, OSCERCLK
—
OSC
Bus clock
OSCERCLK
—
Memory and memory interfaces
Flash Controller
Platform clock
Flash clock
—
Flash memory
Flash clock
—
—
Analog
ADC
Bus clock
OSCERCLK
—
CMP
Bus clock
—
—
Timers
TPM
Bus clock
TPM_CLKIN0, TPM_CLKIN1
LPTMR
Bus clock
LPO, OSCERCLK,
MCGIRCLK, ERCLK32K
—
Communication interfaces
SPI0
Bus clock
—
SPI0_SCK
I
2
C0
Bus clock
—
I2C0_SCL
I
2
C1
System clock
—
I2C1_SCL
UART0
Bus clock
—
Human-machine interfaces
GPIO
Platform clock
—
—
5.7.1 PMC 1-kHz LPO clock
The Power Management Controller (PMC) generates a 1-kHz clock that is enabled in all
modes of operation, including all low-power modes except VLLS0. This 1-kHz source is
commonly referred to as LPO clock or 1-kHz LPO clock.
Chapter 5 Clock Distribution
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
91