NOTE
The chosen clock must remain enabled if the TPMx is to
continue operating in all required low-power modes.
SIM_SOPT2[TPMSRC]
TPM clock
MCGIRCLK
OSCERCLK
MCGFLLCLK
Figure 5-4. TPM clock generation
5.7.5 UART clocking
The UART0 module has a selectable clock as shown in the following figure.
NOTE
The chosen clock must remain enabled if the UART0 is to
continue operating in all required low-power modes.
UART0 clock
SIM_SOPT2[UART0SRC]
MCGFLLCLK
MCGIRCLK
OSCERCLK
Figure 5-5. UART0 clock generation
Chapter 5 Clock Distribution
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
93