MC68332
I-2
USER’S MANUAL
Exceptions
External bus clock signal (ECLK) 4-15
External bus interface (EBI) 4-1
External clock division (EDIV) 4-15
–F–
Fault address register (FAR) 5-20
Freeze bus monitor (FRZBM) 4-9
Freeze software watchdog (FRZSW) 4-9
–G–
–H–
–I–
IARB 4-3, 4-4, 4-47, 4-56, 7-5
Idle line interrupt enable (ILIE) 6-30
Instruction execution
Instructions
instructions
Internal DSACK generation 4-55
Interrupt arbitration (IARB) 4-3
Interrupt handler routines 6-3
Interrupt priority (IP) 5-5, 7-5
Interrupt priority (IP) mask 6-3
Interrupt request signals 4-46
Interrupts
–L–
Low-power stop (LPSTOP) 4-31, 5-13
LPSTOP 4-8, 4-15, 4-31, 5-13, 6-2
–M–
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..