MC68332
REGISTER SUMMARY
USER’S MANUAL
D-1
APPENDIX D REGISTER SUMMARY
This appendix contains MCU address maps, register diagrams, and bit/field defini-
tions. More detailed information about register function is provided in the appropriate
sections of the manual.
Except for central processing unit resources, information is presented in the intermod-
ule bus address order shown in
.
Control registers for all the modules in the microcontroller are mapped into a 4-Kbyte
block. The state of the module mapping (MM) bit in the SIM configuration register
(SIMCR) determines where the control registers block is located in the system mem-
ory map. When MM = 0, register addresses range from $7FF000 to $7FFFFF; when
MM = 1, register addresses range from $FFF000 to $FFFFFF.
In the module memory maps in this appendix, the “Access” column specifies which
registers are accessible at the supervisor privilege level only and which registers can
be assigned to either the supervisor or user privilege level.
D.1 Central Processing Unit
CPU32 registers are not part of the module address map. The following diagram is a
functional representation of CPU resources.
Table D-1 Module Address Map
Module
Size
(Bytes)
Base
Address
SIM
128
$YFFA00
TPURAM CNTL
64
$YFFB00
QSM
512
$YFFC00
TPU
512
$YFFE00
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..