Chapter 4 Multiplexed External Bus Interface (MEBIV3)
148
MC9S12C-Family / MC9S12GC-Family
Freescale Semiconductor
Rev 01.24
4.3.2.13
Reserved Register
This register location is not used (reserved). All bits in this register return logic 0s when read. Writes to
this register have no effect.
This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these
accesses will be echoed externally.
4.3.2.14
IRQ Control Register (IRQCR)
Read: See individual bit descriptions below
Write: See individual bit descriptions below
Module Base + 0x000F
Starting address location affected by INITRG register setting.
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 4-17. Reserved Register
Module Base + 0x001E
Starting address location affected by INITRG register setting.
7
6
5
4
3
2
1
0
R
IRQE
IRQEN
0
0
0
0
0
0
W
Reset
0
1
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 4-18. IRQ Control Register (IRQCR)
Table 4-12. IRQCR Field Descriptions
Field
Description
7
IRQE
IRQ Select Edge Sensitive Only
Special modes: read or write anytime
Normal and Emulation modes: read anytime, write once
0 IRQ configured for low level recognition.
1 IRQ configured to respond only to falling edges. Falling edges on the IRQ pin will be detected anytime
IRQE = 1 and will be cleared only upon a reset or the servicing of the IRQ interrupt.
6
IRQEN
External IRQ Enable
Normal, emulation, and special modes: read or write anytime
0 External IRQ pin is disconnected from interrupt logic.
1 External IRQ pin is connected to interrupt logic.
Note:
When IRQEN = 0, the edge detect latch is disabled.
Summary of Contents for MC9S12C Family
Page 689: ......