Chapter 12 Pulse-Width Modulator (PWM8B6CV1) Block Description
374
MC9S12C-Family / MC9S12GC-Family
Freescale Semiconductor
Rev 01.24
12.4.1.3
Clock Select
Each PWM channel has the capability of selecting one of two clocks. For channels 0, 1, 4, and 5 the clock
choices are clock A or clock SA. For channels 2 and 3 the choices are clock B or clock SB. The clock
selection is done with the PCLKx control bits in the PWMCLK register.
NOTE
Changing clock control bits while channels are operating can cause
irregularities in the PWM outputs.
12.4.2
PWM Channel Timers
The main part of the PWM module are the actual timers. Each of the timer channels has a counter, a period
register and a duty register (each are 8 bit). The waveform output period is controlled by a match between
the period register and the value in the counter. The duty is controlled by a match between the duty register
and the counter value and causes the state of the output to change during the period. The starting polarity
of the output is also selectable on a per channel basis.
shows a block diagram for PWM timer.
Figure 12-35. PWM Timer Channel Block Diagram
Clock Source
T
R
Q
Q
M
U
X
PPOLx
From Port PWMP
Data Register
PWMEx
(clock edge sync)
To Pin
Driver
GATE
8-Bit Compare =
PWMDTYx
8-Bit Compare =
PWMPERx
M
U
X
CAEx
up/down
T
R
Q
Q
reset
8-Bit Counter
PWMCNTx
Summary of Contents for MC9S12C Family
Page 689: ......