Chapter 15 Timer Module (TIM16B8CV1) Block Description
456
MC9S12C-Family / MC9S12GC-Family
Freescale Semiconductor
Rev 01.24
Table 15-22. PAFLG Field Descriptions
Field
Description
1
PAOVF
Pulse Accumulator Overflow Flag
— Set when the 16-bit pulse accumulator overflows from 0xFFFF to 0x0000.
Clearing this bit requires wirting a one to this bit in the PAFLG register while TEN bit of TSCR1 register is set to
one.
0
PAIF
Pulse Accumulator Input edge Flag
— Set when the selected edge is detected at the IOC7 input pin.In event
mode the event edge triggers PAIF and in gated time accumulation mode the trailing edge of the gate signal at
the IOC7 input pin triggers PAIF.
Clearing this bit requires writing a one to this bit in the PAFLG register while TEN bit of TSCR1 register is set to
one. Any access to the PACNT register will clear all the flags in this register when TFFCA bit in register
TSCR(0x0006) is set.
Summary of Contents for MC9S12C Family
Page 689: ......