Chapter 1 MC9S12C and MC9S12GC Device Overview (MC9S12C128)
20
MC9S12C-Family / MC9S12GC-Family
Freescale Semiconductor
Rev 01.24
1.1.3
Block Diagram
Figure 1-1. MC9S12C-Family / MC9S12GC-Family Block Diagram
16K, 32K, 64K, 96K, 128K Byte Flash
1K, 2K, 4K Byte RAM
SCI
V
DDR
V
DDA
V
SSA
V
RH
V
RL
ATD
AN2
AN6
AN0
AN7
AN1
AN3
AN4
AN5
PAD3
PAD4
PAD5
PAD6
PAD7
PAD0
PAD1
PAD2
IOC2
IOC6
IOC0
IOC7
IOC1
IOC3
IOC4
IOC5
PT3
PT4
PT5
PT6
PT7
PT0
PT1
PT2
RXD
TXD
SCK
MISO
PS3
PS0
PS1
PS2
SS
SPI
PTAD
PTT
DDRT
PTS
DDRS
Voltage Regulator
V
DD1
V
SS1
PWM
Signals shown in
Bold
are not available on the 52 or 48 Pin Package
DDRAD
V
DDA
V
SSA
Timer
Module
V
DDX
V
SSX
V
RH
V
RL
V
SSR
RESET
EXTAL
XTAL
BKGD
R/W
MODB/IPIPE1
XIRQ
NOACC/XCLKS
System
Integration
Module
(SIM)
HCS12
Periodic Interrupt
COP Watchdog
Clock Monitor
PLL
V
SSPLL
XFC
V
DDPLL
Multiplexed Address/Data Bus
Multiplexed
Wide Bus
IRQ
LSTRB/TAGLO
ECLK
MODA/IPIPE0
PA
4
PA
3
PA
2
PA
1
PA
0
PA
7
PA
6
PA
5
TEST/V
PP
ADDR12
ADDR11
ADDR10
ADDR9
ADDR8
ADDR15
ADDR14
ADDR13
DA
TA
12
DA
TA
11
DA
TA
10
DA
TA
9
DA
TA
8
DA
TA
15
DA
TA
14
DA
TA
13
PB4
PB3
PB2
PB1
PB0
PB7
PB6
PB5
ADDR4
ADDR3
ADDR2
ADDR1
ADDR0
ADDR7
ADDR6
ADDR5
DA
TA
4
DA
TA
3
DA
TA
2
DA
TA
1
DA
TA
0
DA
TA
7
DA
TA
6
DA
TA
5
PE3
PE4
PE5
PE6
PE7
PE0
PE1
PE2
DDRA
DDRB
PTA
PTB
DDRE
PTE
BDM
V
DD2
V
SS2
Signals shown in
Bold Italic
are available in the 52, but not the 48 Pin Package
CPU
PM3
PM4
PM5
PM0
PM1
PM2
PTM
DDRM
PW2
PW0
PW1
PW3
PW4
PW5
PP3
PP4
PP5
PP6
PP7
PP0
PP1
PP2
PTP
DDRP
PJ6
PJ7
PTJ
DDRJ
V
DD1,2
V
SS1,2
V
DDX
V
SSX
Internal Logic 2.5V
V
DDPLL
V
SSPLL
PLL 2.5V
I/O Driver 5V
V
DDA
V
SSA
A/D Converter 5V
V
DDR
V
SSR
Voltage Regulator 5V & I/O
V
RL
is bonded internally to V
SSA
for 52- and 48-Pin packages
MOSI
Module
MUX
Keypad Interrupt
Key Int
MODC/TAGHI
MSCAN is not available on the
9S12GC Family Members
Clock and
Reset
Generation
Module
MSCAN
TXCAN
RXCAN
Summary of Contents for MC9S12C Family
Page 689: ......