Chapter 15 Timer Module (TIM16B8CV1) Block Description
Freescale Semiconductor
MC9S12C-Family / MC9S12GC-Family
439
Rev 01.24
15.2.6
IOC2 — Input Capture and Output Compare Channel 2 Pin
This pin serves as input capture or output compare for channel 2.
15.2.7
IOC1 — Input Capture and Output Compare Channel 1 Pin
This pin serves as input capture or output compare for channel 1.
15.2.8
IOC0 — Input Capture and Output Compare Channel 0 Pin
This pin serves as input capture or output compare for channel 0.
NOTE
For the description of interrupts see
.
15.3
Memory Map and Register Definition
This section provides a detailed description of all memory and registers.
15.3.1
Module Memory Map
The memory map for the TIM16B8CV1 module is given below in
. The address listed for each
register is the address offset. The total address for each register is the sum of the base address for the
TIM16B8CV1 module and the address offset for each register.
Summary of Contents for MC9S12C Family
Page 689: ......